logo

EbookBell.com

Most ebook files are in PDF format, so you can easily read them using various software such as Foxit Reader or directly on the Google Chrome browser.
Some ebook files are released by publishers in other formats such as .awz, .mobi, .epub, .fb2, etc. You may need to install specific software to read these formats on mobile/PC, such as Calibre.

Please read the tutorial at this link:  https://ebookbell.com/faq 


We offer FREE conversion to the popular formats you request; however, this may take some time. Therefore, right after payment, please email us, and we will try to provide the service as quickly as possible.


For some exceptional file formats or broken links (if any), please refrain from opening any disputes. Instead, email us first, and we will try to assist within a maximum of 6 hours.

EbookBell Team

Cache And Interconnect Architectures In Multiprocessors Softcover Reprint Of The Original 1st Ed 1990 Michel Dubois

  • SKU: BELL-55596916
Cache And Interconnect Architectures In Multiprocessors Softcover Reprint Of The Original 1st Ed 1990 Michel Dubois
$ 31.00 $ 45.00 (-31%)

5.0

68 reviews

Cache And Interconnect Architectures In Multiprocessors Softcover Reprint Of The Original 1st Ed 1990 Michel Dubois instant download after payment.

Publisher: Springer
File Extension: PDF
File size: 14.45 MB
Pages: 291
Author: Michel Dubois, Shreekant S. Thakkar
ISBN: 9781461288244, 146128824X
Language: English
Year: 2011
Edition: Softcover reprint of the original 1st ed. 1990

Product desciption

Cache And Interconnect Architectures In Multiprocessors Softcover Reprint Of The Original 1st Ed 1990 Michel Dubois by Michel Dubois, Shreekant S. Thakkar 9781461288244, 146128824X instant download after payment.

Cache And Interconnect Architectures In Multiprocessors Eilat, Israel May 25-261989 Michel Dubois UniversityofSouthernCalifornia Shreekant S. Thakkar SequentComputerSystems The aim of the workshop was to bring together researchers working on cache coherence protocols for shared-memory multiprocessors with various interconnect architectures. Shared-memory multiprocessors have become viable systems for many applications. Bus based shared-memory systems (Eg. Sequent's Symmetry, Encore's Multimax) are currently limited to 32 processors. The fIrst goal of the workshop was to learn about the performance ofapplications on current cache-based systems. The second goal was to learn about new network architectures and protocols for future scalable systems. These protocols and interconnects would allow shared-memory architectures to scale beyond current imitations. The workshop had 20 speakers who talked about their current research. The discussions were lively and cordial enough to keep the participants away from the wonderful sand and sun for two days. The participants got to know each other well and were able to share their thoughts in an informal manner. The workshop was organized into several sessions. The summary of each session is described below. This book presents revisions of some of the papers presented at the workshop.

Related Products