logo

EbookBell.com

Most ebook files are in PDF format, so you can easily read them using various software such as Foxit Reader or directly on the Google Chrome browser.
Some ebook files are released by publishers in other formats such as .awz, .mobi, .epub, .fb2, etc. You may need to install specific software to read these formats on mobile/PC, such as Calibre.

Please read the tutorial at this link:  https://ebookbell.com/faq 


We offer FREE conversion to the popular formats you request; however, this may take some time. Therefore, right after payment, please email us, and we will try to provide the service as quickly as possible.


For some exceptional file formats or broken links (if any), please refrain from opening any disputes. Instead, email us first, and we will try to assist within a maximum of 6 hours.

EbookBell Team

Parasitic Substrate Coupling In High Voltage Integrated Circuits 1st Ed Pietro Buccella

  • SKU: BELL-7148256
Parasitic Substrate Coupling In High Voltage Integrated Circuits 1st Ed Pietro Buccella
$ 31.00 $ 45.00 (-31%)

5.0

38 reviews

Parasitic Substrate Coupling In High Voltage Integrated Circuits 1st Ed Pietro Buccella instant download after payment.

Publisher: Springer International Publishing
File Extension: PDF
File size: 7.87 MB
Author: Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese
ISBN: 9783319743813, 9783319743820, 3319743813, 3319743821
Language: English
Year: 2018
Edition: 1st ed.

Product desciption

Parasitic Substrate Coupling In High Voltage Integrated Circuits 1st Ed Pietro Buccella by Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-michel Sallese 9783319743813, 9783319743820, 3319743813, 3319743821 instant download after payment.

This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools.

The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits.

The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis.




  • Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits;
  • Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate;
  • Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices;
  • Offers design guidelines to reduce couplings by adding specific protections.

Related Products