logo

EbookBell.com

Most ebook files are in PDF format, so you can easily read them using various software such as Foxit Reader or directly on the Google Chrome browser.
Some ebook files are released by publishers in other formats such as .awz, .mobi, .epub, .fb2, etc. You may need to install specific software to read these formats on mobile/PC, such as Calibre.

Please read the tutorial at this link:  https://ebookbell.com/faq 


We offer FREE conversion to the popular formats you request; however, this may take some time. Therefore, right after payment, please email us, and we will try to provide the service as quickly as possible.


For some exceptional file formats or broken links (if any), please refrain from opening any disputes. Instead, email us first, and we will try to assist within a maximum of 6 hours.

EbookBell Team

VHDL for engineers 1st Edition by Kenneth L Short ISBN 0131424785 9780131424784

  • SKU: BELL-21976938
VHDL for engineers 1st Edition by Kenneth L Short ISBN 0131424785 9780131424784
$ 31.00 $ 45.00 (-31%)

5.0

80 reviews

VHDL for engineers 1st Edition by Kenneth L Short ISBN 0131424785 9780131424784 instant download after payment.

Publisher: Pearson
File Extension: PDF
File size: 88.33 MB
Author: Short, Kenneth L
ISBN: 9781292042756, 9785665715735, 1292042753, 5665715735
Language: English
Year: 2014
Edition: Pearson new international edition

Product desciption

VHDL for engineers 1st Edition by Kenneth L Short ISBN 0131424785 9780131424784 by Short, Kenneth L 9781292042756, 9785665715735, 1292042753, 5665715735 instant download after payment.

VHDL for engineers 1st Edition by Kenneth L Short - Ebook PDF Instant Download/Delivery: 0131424785, 9780131424784
Full download VHDL for engineers 1st Edition after payment

Product details:

ISBN 10: 0131424785 
ISBN 13: 9780131424784
Author: Kenneth L Short

This is the eBook of the printed book and may not include any media, website access codes, or print supplements that may come packaged with the bound book. Suitable for use in a one- or two-semester course for computer and electrical engineering majors.   VHDL for Engineers, First Edition is perfect for anyone with a basic understanding of logic design and a minimal background in programming who desires to learn how to design digital systems using VHDL. No prior experience with VHDL is required. This text teaches readers how to design and simulate digital systems using the hardware description language, VHDL. These systems are designed for implementation using programmable logic devices (PLDs) such as complex programmable logic devices (CPLDs) and field programmable gate arrays (FPGAs). The book focuses on writing VHDL design descriptions and VHDL testbenches. The steps in VHDL/PLD design methodology are also a key focus. Short presents the complex VHDL language in a logical manner, introducing concepts in an order that allows the readers to begin producing synthesizable designs as soon as possible. 

VHDL for engineers 1st Table of contents:

1 Digital Design Using VHDL and PLDs
1.1 VHDL/PLD Design Methodology
1.2 Requirements Analysis and Specification
1.3 VHDL Design Description
1.4 Verification Using Simulation
1.5 Testbenches
1.6 Functional (Behavioral) Simulation
1.7 Programmable Logic Devices (PLDs)
1.8 SPLDs and the 22V10
1.9 Logic Synthesis for the Target PLD
1.10 Place-and-Route and Timing Simulation
1.11 Programming and Verifying a Target PLD
1.12 VHDL/PLD Design Methodology Advantages
1.13 VHDL’s Development
1.14 VHDL for Synthesis versus VHDL for Simulation
1.15 This Book’s Primary Objective
2 Entities, Architectures, and Coding Styles
2.1 Design Units, Library Units, and Design Entities
2.2 Entity Declaration
2.3 VHDL Syntax Definitions
2.4 Port Modes
2.5 Architecture Body
2.6 Coding Styles
2.7 Synthesis Results versus Coding Style
2.8 Levels of Abstraction and Synthesis
2.9 Design Hierarchy and Structural Style
3 Signals and Data Types
3.1 Object Classes and Object Types
3.2 Signal Objects
3.3 Scalar Types
3.4 Type Std_Logic
3.5 Scalar Literals and Scalar Constants
3.6 Composite Types
3.7 Arrays
3.8 Types Unsigned and Signed
3.9 Composite Literals and Composite Constants
3.10 Integer Types
3.11 Port Types for Synthesis
3.12 Operators and Expressions
4 Dataflow Style Combinational Design
4.1 Logical Operators
4.2 Signal Assignments in Dataflow Style Architectures
4.3 Selected Signal Assignment
4.4 Type Boolean and the Relational Operators
4.5 Conditional Signal Assignment
4.6 Priority Encoders
4.7 Don’t Care Inputs and Outputs
4.8 Decoders
4.9 Table Lookup
4.10 Three-state Buffers
4.11 Avoiding Combinational Loops
5 Behavioral Style Combinational Design
5.1 Behavioral Style Architecture
5.2 Process Statement
5.3 Sequential Statements
5.4 Case Statement
5.5 If Statement
5.6 Loop Statement
5.7 Variables
5.8 Parity Detector Example
5.9 Synthesis of Processes Describing Combinational Systems
6 Event-Driven Simulation
6.1 Simulator Approaches
6.2 Elaboration
6.3 Signal Drivers
6.4 Simulator Kernel Process
6.5 Simulation Initialization
6.6 Simulation Cycles
6.7 Signals versus Variables
6.8 Delta Delays
6.9 Delta Delays and Combinational Feedback
6.10 Multiple Drivers
6.11 Signal Attributes
7 Testbenches for Combinational Designs
7.1 Design Verification
7.2 Functional Verification of Combinational Designs
7.3 A Simple Testbench
7.4 Physical Types
7.5 Single Process Testbench
7.6 Wait Statements
7.7 Assertion and Report Statements
7.8 Records and Table Lookup Testbenches
7.9 Testbenches That Compute Stimulus and Expected Results
7.10 Predefined Shift Operators
7.11 Stimulus Order Based on UUT Functionality
7.12 Comparing a UUT to a Behavioral Intent Model
7.13 Code Coverage and Branch Coverage
7.14 Post-Synthesis and Timing Verifications for Combinational Designs
7.15 Timing Models Using VITAL and SDF
8 Latches and Flip-flops
8.1 Sequential Systems and Their Memory Elements
8.2 D Latch
8.3 Detecting Clock Edges
8.4 D Flip-flops
8.5 Enabled (Gated) Flip-flop
8.6 Other Flip-flop Types
8.7 PLD Primitive Memory Elements
8.8 Timing Requirements and Synchronous Input Data
9 Multibit Latches, Registers, Counters, and Memory
9.1 Multibit Latches and Registers
9.2 Shift Registers
9.3 Shift Register Counters
9.4 Counters
9.5 Detecting Non-clock Signal Edges
9.6 Microprocessor Compatible Pulse Width Modulated Signal Generator
9.7 Memories
10 Finite State Machines
10.1 Finite State Machines
10.2 FSM State Diagrams
10.3 Three Process FSM VHDL Template
10.4 State Diagram Development
10.5 Decoder for an Optical Shaft Encoder
10.6 State Encoding and State Assignment
10.7 Supposedly Safe FSMs
10.8 Inhibit Logic FSM Example
10.9 Counters as Moore FSMs
11 ASM Charts and RTL Design
11.1 Algorithmic State Machine Charts
11.2 Converting ASM Charts to VHDL
11.3 System Architecture
11.4 Successive Approximation Register Design Example
11.5 Sequential Multiplier Design
12 Subprograms
12.1 Subprograms
12.2 Functions
12.3 Procedures
12.4 Array Attributes and Unconstrained Arrays
12.5 Overloading Subprograms and Operators
12.6 Type Conversions
13 Packages
13.1 Packages and Package Bodies
13.2 Standard and De Facto Standard Packages
13.3 Package STD_LOGIC_1164
13.4 Package NUMERIC_STD (IEEE Std 1076.3)
13.5 Package STD_LOGIC_ARITH
13.6 Packages for VHDL Text Output
14 Testbenches for Sequential Systems
14.1 Simple Sequential Testbenches
14.2 Generating a System Clock
14.3 Generating the System Reset
14.4 Synchronizing Stimulus Generation and Monitoring
14.5 Testbench for Successive Approximation Register
14.6 Determining a Testbench Stimulus for a Sequential System
14.7 Using Procedures for Stimulus Generation
14.8 Output Verification in Stimulus Procedures
14.9 Bus Functional Models
14.10 Response Monitors
15 Modular Design and Hierarchy
15.1 Modular Design, Partitioning, and Hierarchy
15.2 Design Units and Library Units
15.3 Design Libraries
15.4 Using Library Units
15.5 Direct Design Entity Instantiation
15.6 Components and Indirect Design Entity Instantiation
15.7 Configuration Declarations
15.8 Component Connections
15.9 Parameterized Design Entities
15.10 Library of Parameterized Modules (LPM)
15.11 Generate Statement
16 More Design Examples
16.1 Microprocessor-Compatible Quadrature Decoder/Counter Design
16.2 Verification of Quadrature Decoder/Counter
16.3 Parameterized Quadrature Decoder/Counter
16.4 Electronic Safe Design
16.5 Verification of Electronic Safe
16.6 Encoder for RF Transmitter Design

People also search for VHDL for engineers 1st:

vhdl-ls
    
vhdl learn
    
vhdl language
    
vhdl meaning
    
vhdl intro
    
vhdl overview
    
vhdl for professionals
    
programming vhdl

 

 

Tags: Kenneth L Short, VHDL, engineers

Related Products