logo

EbookBell.com

Most ebook files are in PDF format, so you can easily read them using various software such as Foxit Reader or directly on the Google Chrome browser.
Some ebook files are released by publishers in other formats such as .awz, .mobi, .epub, .fb2, etc. You may need to install specific software to read these formats on mobile/PC, such as Calibre.

Please read the tutorial at this link:  https://ebookbell.com/faq 


We offer FREE conversion to the popular formats you request; however, this may take some time. Therefore, right after payment, please email us, and we will try to provide the service as quickly as possible.


For some exceptional file formats or broken links (if any), please refrain from opening any disputes. Instead, email us first, and we will try to assist within a maximum of 6 hours.

EbookBell Team

Networkonchip Architectures A Holistic Design Exploration 1st Edition Chrysostomos Nicopoulos

  • SKU: BELL-2141310
Networkonchip Architectures A Holistic Design Exploration 1st Edition Chrysostomos Nicopoulos
$ 31.00 $ 45.00 (-31%)

4.4

62 reviews

Networkonchip Architectures A Holistic Design Exploration 1st Edition Chrysostomos Nicopoulos instant download after payment.

Publisher: Springer Netherlands
File Extension: PDF
File size: 10.92 MB
Pages: 223
Author: Chrysostomos Nicopoulos, Vijaykrishnan Narayanan, Chita R. Das (auth.)
ISBN: 9789048130306, 9048130301
Language: English
Year: 2010
Edition: 1

Product desciption

Networkonchip Architectures A Holistic Design Exploration 1st Edition Chrysostomos Nicopoulos by Chrysostomos Nicopoulos, Vijaykrishnan Narayanan, Chita R. Das (auth.) 9789048130306, 9048130301 instant download after payment.

The continuing reduction of feature sizes into the nanoscale regime has led to dramatic increases in transistor densities. Integration at these levels has highlighted the criticality of the on-chip interconnects. Network-on-Chip (NoC) architectures are viewed as a possible solution to burgeoning global wiring delays in many-core chips, and have recently crystallized into a significant research domain. On-chip networks instill a new flavor to communication research due to their inherently resource-constrained nature. Despite the lightweight character demanded of the NoC components, modern designs require ultra-low communication latencies in order to cope with inflating data bandwidths. The work presented in Network-on-Chip Architectures addresses these issues through a comprehensive exploration of the design space. The design aspects of the NoC are viewed through a penta-faceted prism encompassing five major issues: (1) performance, (2) silicon area consumption, (3) power/energy efficiency, (4) reliability, and (5) variability. These five aspects serve as the fundamental design drivers and critical evaluation metrics in the quest for efficient NoC implementations. The research exploration employs a two-pronged approach: (a) MICRO-architectural innovations within the major NoC components, and (b) MACRO-architectural choices aiming to seamlessly merge the interconnection backbone with the remaining system modules. These two research threads and the aforementioned five key metrics mount a holistic and in-depth attack on most issues surrounding the design of NoCs in multi-core architectures.

Related Products